# **On-Chip ESD Protection Design for Ics**

H. G. Feng, K. Gong, R. Y. Zhan and <u>Albert Z. Wang</u> Integrated Electronics Laboratory, Dept. of Electrical & Computer Engineering Illinois Institute of Technology 3301 S. Dearborn St., Chicago, IL 60616, U.S.A

*Abstract:* This tutorial paper reviews the state of knowledge of on-chip ESD (electrostatic discharging) protection circuit design for integrated circuits. The discussion covers critical issues in ESD design, such as, ESD test models, ESD failure mechanism, ESD protection structures, ESD device modeling, ESD simulation, ESD layout issues, and ESD influences on circuit functionality, etc. This review serves to provide industrial IC designers with a thorough and heady reference in dealing with ESD protection design.

*Key Words:* ESD protection, electrostatic discharging, failure analysis, ESD modeling, I/O, HBM, CDM, MM, IEC, TLP.

# 1 Introduction

One of the most pervasive reliability problems facing the IC industry is ESD (electrostatic discharging) failure. It is reported up to 35% of total IC field failures are ESD induced with an estimated annual cost to the IC industry running to several billion dollars <sup>[1, 2]</sup>. Dedicated on-chip ESD protection structures are commonly used to protect IC parts from being damaged by ESD stresses <sup>[3-5]</sup>. Active research on ESD fundamentals and protection has been going on for over two decades. While significant progresses have been made in the field of ESD protection, many important issues remain unresolved, for example, latent ESD failure mechanism, accurate ESD device modeling and predictive ESD CAD design verification, to name a few. Further, as IC technologies continue to advance in a stunning pace, new problems continuously emerge in ESD design for very deep sub-micron (VDSM) IC applications. It is therefore believed that ESD protection design will become a major IC design challenge down the road of semiconductor IC technology advancement<sup>[6]</sup>. It is hence imperative for IC designers to acquire adequate knowledge on ESD protection design and to maintain at the front page of the new development in the field. This tutorial paper is meant to serve such a critical need among IC designers.

# 2 ESD Test Models

ESD is an extremely fast discharging phenomenon occurring when two charged objects are brought into proximity and electrostatic charges transfer in between <sup>[4]</sup>. The resulting high current (up to a few tens of Amps) and high voltage (up to several tens of KV) may damage or degrade IC parts. ESD events can be simulated by different ESD test models categorized by its origins, upon which on-chip ESD protection circuits are tested and rated.

# 2.1 HBM Model

Human body model (*HBM*) <sup>[7, 8]</sup> simulates ESD events that occur when a charged human body contacts an electronic device directly. HBM circuit model is shown in *Fig. 1*, where a *C* (=100*pF*) is charged up and then discharges through an *R* (=1500 $\Omega$ ) & *L* (≈7.5 $\mu$ H) network to the device under test (DUT). *Fig. 2* shows its discharging current waveform. HBM is the current industry standard.



Fig. 1 A HBM ESD model circuit.



Fig. 2 A typical HBM ESD discharging waveform.

# 2.2 MM Model

Machine model (MM) <sup>[9, 10]</sup> describes an ESD pulsing event where charged machinery discharges when touching IC parts during testing. MM circuit model is similar to HBM model with different parameters: *C*=200pF, *R*=0 $\Omega$  & *L*≈2.5µH, leading to an oscillatory discharging waveform (*Fig. 3*) with higher peak current ( $I_{peak} \sim 7A$ ) and shorter rise time ( $t_r \sim ns$ ).



Fig. 3 A typical MM ESD discharging waveform.

### 2.3 CDM Model

Charged device model (*CDM*) <sup>[11-13]</sup> simulates selfinduced discharging of devices where un-grounded electronic parts are charged up during manufacturing or assembly and then discharge through a groundpin. *Figs.* 4 & 5 show its circuit model and typical discharge waveform, respectively, featuring very short  $t_r$  (~1*ns*) and very high  $I_{peak}$ .



Fig. 4 A CDM ESD model circuit.



Fig. 5 A typical CDM ESD discharging waveform.

## 2.4 IEC Model

*IEC* (International Electrotechnical Commission) model <sup>[14]</sup> circuit is illustrated in *Fig.* 6 with typical current waveform shown in *Fig.* 7, delivering extremely low  $t_r$  ( $\leq 1ns$ ) and high  $I_{peak}$  due to very low *R* and zero-*L*.







Fig. 7 A typical IEC ESD discharging waveform.

# 2.5 ESD Zapping

The differences among the above ESD models stem from their circuit parameters as summarized in *Table 1*. ESD protection performance is classified by stressing tests where IC chips are stressed by ESD zapping testers, using the above ESD testing models, step-wisely until damage occurs. All the above ESD test models are *destructive* that provides no insights into the failure mechanisms needed to optimize ESD design performance.

# 2.6 TLP Model

The *TLP* model (transmission line pulse) <sup>[15]</sup>, unlike the above black-box type models, is *non-destructive* 

and can probe instantaneous *I*-V curve of a DUT under ESD stress. TLP model circuit is shown in *Fig.* 8 where a transmission line is charged up and then discharges into a DUT to simulate ESD stressing. TLP model is critical to ESD simulation.



Fig. 8 A typical TLP model circuit.

| ESD Models | $R(\Omega)$ | L (µH)      | C (pF)  |
|------------|-------------|-------------|---------|
| HBM        | 1500        | 7.5         | 100     |
| MM         | 0           | 2.5         | 200     |
| CDM        | 0 - 25      | 0.005 - 0.1 | 1 - 100 |
| IEC        | 330         | 0           | 150     |

# 3 ESD Protection Device Physics

On-chip ESD protection units, being either single devices or sub-circuits, are commonly used to protect IC chips by being placed at each I/O and  $V_{DD}$ pins. The principle of ESD protection is twofold: to provide a low-impedance discharging path to shunt ESD currents and to clamp pin-voltage to a safe level to avoid dielectric breakdown. The two typical ESD I-V characteristics, as illustrated in Fig. 9, are simple turn-on and I-V snapback, with the latter being more attractive due to its high current handling capacity. A successful ESD protection design must properly define such critical parameters as, triggering point,  $(V_{tl} \& I_{tl})$ , snapback holding voltage,  $(V_h, I_h)$  and thermal breakdown,  $(V_{t2} \& I_{t2})$ , etc. Typical single ESD protection devices and device physics are discussed as following:



*Fig. 9*: Typical ESD I~V characteristics: a) simple turnon; b) snapback.

# 3.1 Diode ESD device

Diodes, reverse-connected to I/O pins as shown in *Fig. 10*, are widely used in early days as ESD protection solutions. Its operation follows the simple turn-on scheme as depicted in *Fig. 9* (a). Zener diodes are often used in this scheme <sup>[4, 5]</sup>. This is a simple solution that can be simulated by SPICE. One main disadvantage is the fixed diode forward turn-on voltage that limits its applications in varying-V<sub>DD</sub> cases. Multiple diode strings (forward or reverse) may address the problem <sup>[16-18]</sup>, however, the on-resistance add-up reduces their current handling capacity.



Fig. 10 A typical diode ESD protection scheme.

### 3.2 NMOS ESD device

Fig. 11 illustrates a well-known ggNMOS (grounded gate) ESD structure where the drain (D) is connected to an I/O pad. When a positive ESD pulse appears at the I/O pin, the D/Body junction is reverse biased until breakdown occurs. The generated hole current flows to Ground via the B (body) terminal that builds up a positive B/S junction voltage since B and S (source) are shortened. It eventually turns on the parasitic lateral NPN transistor, which forms a lowimpedance discharging path to shunt the ESD current, therefore protect ICs from being ESDdamaged. For a negative ESD transient, a parasitic diode takes the charge. The advantage of ggNMOS protection is its active protection mechanism that can be optimized via physical design. The main include non-SPICE-compatible disadvantages snapback I~V, relative high holding point, low area efficiency, substantial parasitic effects, and multiplefinger structure susceptible to non-uniform turn-on. An improved version, gCNMOS (gate-coupling), will be discussed in Section 4. A field-oxide NMOS (FD-NMOS) version, using FOX as the gate <sup>[19-22]</sup>, was also in use in the past.



Fig. 11 A ggNMOS ESD protection structure.

# **3.3** SCR ESD Device

A SCR structure may serve as an excellent ESD protection device due to its deep snapback I~V characteristic <sup>[4, 5, 23-25]</sup>. *Figs 12 & 13* illustrate a typical SCR cross-section and equivalent circuit. As an ESD pulse appears at the anode (A) w.r.t cathode (K), it breaks-down the BC junction of vertical PNN Q1. The hole current flows through parasitic substrate-R, builds up V<sub>BE</sub> of lateral NPN Q2, turns it on that triggers off the SCR. A low-R active path is then formed to discharge ESD current while its low holding voltage clamps I/O pad to a safe level to avoid any ESD damages. A SCR is a very areaefficient ESD protection structure because of its high current handling capacity. However, cautions are needed to avoid possible latch-up effect. For example, its holding current must be designed higher than others on a chip; proper isolation using double guard rings and placement are critical to avoid early triggering. Another disadvantage of SCR is that it relies on parasitic diode for ESD discharging in the opposite direction, which disqualifies it for many higher voltage mixed-signal ICs.



Fig. 12 A X-section of a SCR ESD structure.



Fig. 13 A schematic for the SCR ESD structure.

# 4 ESD Protection Circuit Solutions

ESD protection circuits are designed for input, output and power bus based upon their special needs. An ideal ESD structure should feature low-R, low-holding non-destructive path to shunt ESD pulses of all modes, preferably in active device mode for SPICE modeling, as well as negligible leakage in off-state. To achieve full-chip ESD protection, ESD units are placed at all bonding pads and form active paths from each pin to any other pins. Until 1990s, most ESD protection is singledevice based. IC technology advancements in recent years made more robust but complex ESD protection networks attractive and possible.

# 4.1 Input ESD Protection

#### 4.1.1 A Primary-Secondary ESD Solution

A classic primary-secondary ESD protection scheme <sup>[4, 5, 26]</sup> is illustrated in *Fig. 14* where a primary ESD structure (P<sub>ESD</sub>) is used to take the brunt of ESD transients; a secondary ESD unit (S<sub>ESD</sub>) serves to ensure CMOS gate voltage clamping as well as to assist the turn-on of the primary that usually has higher triggering point; and an isolation resistor limits the current to inside circuits. A ggNMOS serves as a good secondary. The primary, which can be realized by a FD-NMOS, SCR, or diode strings <sup>[26-28]</sup>, must be able handle large current, has very low holding voltage and small size. The isolation-R should be large enough to ensure current-limiting without affecting IC speed performance. Lowparasitic poly-Si resistors may be used for low ESD case while diffusion-R with heads in n-well has better thermal behavior for high ESD rating. Better ESD performance can be achieved by optimizing layout; for example, current uniformity can be realized by rounding corners to avoid localized heating.



Fig. 14 A classic primary-secondary ESD scheme.

#### 4.1.2 gCNMOS

To achieve robust ESD protection (>2KV HBM), a large size ggNMOS is used in multiple-finger format. However, a linear relationship between ESD performance and the number of NMOS fingers cannot obtained readily because one NMOS finger is usually damaged first due to non-uniform turn-on and current-heat distribution across fingers. This happens if the trigger voltage  $(V_{t1})$  is greater than that of the second breakdown voltage  $(V_{t2})$ , referring to Fig. 9, where one on-finger takes all ESD current and burns out before any other finger may be turned on. Conceptually, a design of  $V_{t1} < V_{t2}$  will resolve the problem, which can be realized either by inserting a ballast-R at the drain of each finger, or, using a gate-coupling NMOS (gCNMOS) structure <sup>[4]</sup> as shown in *Fig.* 15. In principle, a coupling capacitor lifts the gate voltage (V<sub>G</sub>) of NMOS to boost the substrate current that in turn accelerates the V<sub>BE</sub> building-up of lateral NPN, hence reduces its V<sub>t1</sub>. A very careful design is needed in selecting the values for C and R to avoid over-stressing NMOS Gox while reducing  $V_{t1}$  <sup>[29, 30]</sup>.



Fig. 15 A gCNMOS schematic.

#### 4.1.3 Low-V<sub>t1</sub> SCR

Conceptually, a SCR in *Fig. 12* can be used at input pins; however, it is normally not a suitable option because of its high  $V_{t1}$ . Its low- $V_{t1}$  versions work in many cases <sup>[24, 25]</sup>. *Fig. 16a* shows one low- $V_{t1}$  SCR where a floating N<sup>+</sup>-layer is inserted across the n-well boundary to reduce its avalanche breakdown voltage, hence lower  $V_{t1}$  (~ 20V). *Fig. 16b* illustrates an even lower  $V_{t1}$  SCR where a ggNMOS is placed over the n-well boundary to further reduce the  $V_{t1}$  to 10-15V.



Fig. 16 LVSCR structures using N+ insertion and NMOS.

### 4.1.4 Compact Multiple-Direction ESD

As IC technologies advance into VDSM region, area-efficiency becomes the number one concern in ESD design to simultaneously achieve superior ESD robustness and low ESD parasitic effects on circuit performance. Two novel compact ESD designs were reported in this category. Conventionally, a complete ESD protection scheme requires multiple-devices for ESD pulses of all modes, i.e., I/O-to-  $V_{DD}$  positively and negatively (PD & ND) and I/O-to-GND positively and negatively (PS & NS), as well as  $V_{DD}$ -to-GND (DS), all for active discharging, as illustrated in *Fig. 17a*. While this scheme provides

full ESD protection, it consumes too much Si and produces substantial parasitic effect on circuit performance. A dual-direction ESD protection structure with its cross-section shown in *Fig. 18*, operating in a dual-SCR fashion, can be used to solve this problem as illustrated in *Fig. 17b.* An improved, three-terminal all-in-one ESD structure is



*Fig.* 17 Complete ESD protection schemes in traditional way (a), and using new dual-direction (b) and all-in-one (c) ESD structures.



Fig. 18 A novel dual-direction ESD structure [31].

depicted in *Fig. 19*, which basically consists of two dual-direction structures. With its three terminals connected to I/O, GND and  $V_{DD}$ , one single such structure can provide complete ESD protection in all directions, including power bus clamping, as illustrated in *Fig. 17c*. The main advantage of these structures is their high area efficiency, extremely desired by mixed-signal and RF ICs. Bonding padoriented designs can also be realized to further improve the performance. Careful ESD simulation is crucial to ensuring proper functionality in designs. Further discussion will be given in Sections 8 & 9.

### 4.1.5 Trigger-Assisting for SCR

ESD structures in *Figs. 18 & 19* feature tunable  $V_{DD}$  by layer selection. For further reduction in  $V_{DD}$ , a trigger-assisting current source, shown in *Fig. 20* for the all-in-one structure, was used to provide current flowing through the lateral-R to accelerate the turnon of vertical NPN, hence reduces  $V_{t1}$ . A Zener diode is an easy option for such an I-course <sup>[33]</sup>.



Fig. 19 A compact all-in-one ESD protection structure <sup>[32]</sup>.



Fig. 20 A low- V<sub>t1</sub> all-in-one ESD protection circuit <sup>[33]</sup>.

# 4.2 Output ESD Protection

Most of the ESD protection structures described for the input pins can be used for output pads <sup>[4, 5]</sup>. The voltage clamping requirement is relatively relaxed for output pins because most are not directly connected to CMOS gates. On the other hand, since many output stages are buffers with high current driving capability, those large output buffer transistors are often modified to provide ESD protection. A main benefit of this technique is eliminating extra ESD structures, though a trade-off between the buffer and ESD performance has to be balanced.

# 4.3 Power Clamps

A power clamping structure is commonly used to protect ICs against power bus ESD surges. Multiplefinger gCNMOS and SCR type structures are good candidates for power clamps. Power clamps are normally placed at four corners on a chip, or upon device density, connected between V<sub>DD</sub> and GND, or between different V<sub>DD</sub>'s if multiple power buses exist. Another proven power clamp is based on a forward diode string as illustrated in Fig. 21. Since are realized by PNP's, Darlington diodes multiplication effect takes place in operation. Under high current condition, the  $\beta$  of PNP becomes very small and diode modeling can be used. To avoid the substantial leakage due to Darlington effect, a snubbing-R is used to supply current directly to the emitter of Q5 to break up the Darlington multiplication  $^{[5, 17, 18]}$ .



Fig. 21 A five-diode string power clamp.

Yet another big-NMOS based power clamp is shown in *Fig. 22* where the large NMOS is turned on by inverters under ESD pulses <sup>[34]</sup>. The advantage of this scheme is its SPICE compatibility.



Fig. 22 A Big-NMOS clamp.

### 4.4 Whole-Chip Protection

A whole-chip ESD planning is critical to complete ESD protection. The rule is to ensure a low-R active discharging path from each pad to any other pads on a chip. *Fig. 23* illustrates one whole-chip ESD protection scheme that guarantees discharging channels between any two pins. The individual ESD structure may be any of those discussed previously, for example, a simple diode in forward mode. One has to estimates the worst case discharging resistance for the longest path (Pin 1 to Pin 2). If there are dual-direction ESD structures available, the schematic can be simplified substantially. A second approach is shown in *Fig. 24* where a global ESD bus is placed on a chip and dual-direction ESD bus is placed.

devices are used. The ESD bus may be connected to the substrate for better heat dissipation.



Fig. 23 Whole-chip ESD protection scheme 1.



Fig. 24 Whole-chip ESD protection scheme 2.

# 4.5 ESD for Mixed-Signal & RF ICs

ESD protection design is more challenging in mixed-signal and RF IC applications. For mixed-signal ICs, since different circuit blocks on a chip have different specifications and most likely use different local power supplies, ranging from 1.8V to 50V plus, one has to select different ESD structures to fulfill local needs <sup>[31-33]</sup>. An all-fit ESD unit does not exist most of the time. Challenges in RF and VDSM IC ESD design mainly stem from the substantial interactions between ESD networks and core IC circuits. The most critical requirement for ESD here is small size and negligible ESD-induced parasitic effects, which will be discussed in Sec. 9.

# 5 ESD Failure Analysis

ESD damages are either permanent or latent in nature. Permanent ESD failures are associated with material damages due to localized heating in Si and/or metal interconnects or field stress induced dielectric rapture in CMOS gate. Latent ESD failures cause circuit performance degradation and lifetime problem; however, detail mechanism is still under investigation. ESD failure analysis (FA) is extremely important for designers to improve ESD designs. FA include tools SEM. TEM, photoemission microscopy, e-testing, etc. FA research found many unique ESD failure signatures for different ESD structures in different technologies. The following are a few typical examples. Fig. 25 shows a typical ESD damage at an NMOS drain diffusion edge. Fig. 26 shows ESD damage in an NMOS gate oxide. Fig. 27 shows ESD damage occurring in one finger of a NMOS finger structure due to non-uniform turn-on.



Fig. 25 ESD damage occurs at NMOS drain diffusion<sup>[35]</sup>.



Fig. 26 ESD damage occurs at NMOS gate [35].



Fig. 27 ESD damage occurs at NMOS finger [36].

# 6 Layout and Technology Issues

ESD protection design is extremely geometrysensitive that makes layout a critical factor. Many ESD designs, predicted working by simulation, fail pre-maturely due to careless layout, while thoughtful layout may boost ESD performance significantly.

Fig. 28 illustrates an optimized multiple-finger ggNMOS structure following a BSGD-DGSBSGD-DGSB pattern for better ESD performance <sup>[30]</sup>. Careful design on current flow path is important in avoiding I-crowding-induced early-failure (Fig. 28b). All corners should be smoothed (rounded) to avoid localized heating. Large diffusion-heads for resistors are suggested to avoid resistor overheating. Square cell structures are reported to boost ESD performance <sup>[60]</sup>. Some novel ESD structures may also allow bonding pad-oriented layout (surrounding or underneath pad) that saves Si areas substantially, as demonstrated in Fig. 29. If permitted, as many as possible contacts and vias should be used. The width of ESD metal lines is normally suggested to be 20 um or as wide as possible. However, the wide ESD metal induced RC parasitic effect is becoming an issue in high-speed dense design<sup>[38]</sup>. Electro-thermal ESD simulation should be conducted to select justadequate ESD metal lines for full-chip design optimization <sup>[39, 40]</sup>. In NMOS ESD structures, accepted rules suggest using large drain-contact-togate-spacing (DCGS ~  $5\mu$ m) and minimum sourcecontact-to-gate-spacing (SCGS) for optimized ESD performance. This rule generally works for technologies down to 0.25µm. However, studies indicate the minimum SCGS rule may lead to premature ESD failure in sub-0.25µm technologies because the heat generated at the drain junction spreads into S-contact regions and causes thermal damages in source contacts and metal <sup>[40, 41]</sup>.



Fig. 28 A good NMOS finger structure layout.



Fig. 29 A bonding pad oriented novel ESD structure [37].

IC technology advancements may affect ESD performance positively or negatively. On the negative part, new techniques, such as, LDD and salicidation, degrade ESD performance significantly, which calls for extra ESD-fixing steps in processes <sup>[4]</sup>. For example, ESD implant and salicide-blocking techniques are commonly used for such purpose. On the other hand, new copper interconnect technology can relaxes ESD concern in metal interconnection. It is therefore possible to use narrower ESD metal lines in Cu technologies <sup>[41]</sup>. Other emerging technologies,

such as SOI <sup>[61]</sup> and SiGe, also require more studies and special considerations in ESD protection design.

# 7 ESD Failure Modeling

Analytical models, thermal and electro-thermal, have been proposed to describe ESD device failure phenomena. A thermal model assumes the ESD failure onset associated with a critical temperature that is correlated with the power delivered to the device under stress while assuming temperatureindependent electrical parameters. A power-tofailure versus time-to-failure formula was found based upon heat equation solution of an assumed localized parallelepiped heat source, as illustrated in *Fig. 30* <sup>[42-45]</sup>. Electro-thermal models <sup>[46-49]</sup> correlate device electrical parameters with temperatures based upon a coupled set of semiconductor device equations and heat distribution equation. The failure criteria are related to the device second breakdown with  $I_{t2}$  (Fig. 9), being the indicator. More research is under way to better understand ESD device failure mechanisms, particularly for the latent ESD failures.



Fig. 30 A ESD device failure model.

# 8 ESD Design by Simulation

ESD protection design traditionally follows a trialand-error approach due to difficulties in failure modeling and CAD tools. To date, experience-based ESD design methods still play a main role as ESD simulation techniques advance. ESD simulation methods can be classified as device and circuit levels. On one hand, ESD design prediction requires numerical simulation at device level to address the electrothermal behaviors. Efforts have been made in this area by many investigators <sup>[48-54]</sup>. On the other

hand, circuit level ESD simulation is preferred by ordinary IC designers to include ESD design into whole chip design work. However, since most advanced ESD structures rely on non-SPICEcompatible snapback characteristics, while accurate high-current ESD device modeling is still not really available yet, circuit-level ESD simulation does not show much successes in practical design. A few electrothermal ESD simulators were developed, using a thermal-electronic analogy network model and snapback device models, for circuit level simulation <sup>[53, 55-57]</sup>. One main problem there is the assumption made in defining a localized parallelepiped heat source under ESD stresses. A mixed-mode TCAD-based ESD design-simulation methodology was reported recently that involves multiple-level coupling effects in simulation, i.e., process-device-circuit-electro-thermal<sup>[29]</sup>. This new ESD simulation approach has been used successfully in many practical ESD design cases [30-33, 37-41]. For example, Fig. 31 shows transient ESD simulation results for a multiple finger NMOS ESD structure where the simulation helped to reduce the  $V_{t1}$  from ggNMOS to gCNMOS to achieve uniform turn-on across fingers <sup>[30]</sup>. *Fig. 32* is another design example where a high  $V_{tl}$  (~20V) of a dual-direction ESD structure (*Fig. 18*) was reduced to ~9V using a trigger-assisting sub-circuit  $^{[31, 58]}$ . Mixed-mode ESD simulation played a key role in these designs. It is important realize that calibration is critical for ESD simulation to achieve design prediction.



*Fig. 31 (a)* Simulation of a ggNMOS shows  $V_{t1} \sim 14.7V$ .



Fig. 31 (b) gCNMOS shows low  $V_{t1}$  (~7.5V).



Fig. 32 Simulation shows lower  $V_{t1}$  of an ESD structure.

# 9 ESD-Circuit Interactions

Another extremely important, however largely overlooked, aspect in modern ESD design is the complex ESD-circuit interaction. On one hand, parasitic devices inside the circuit being protected may cause early ESD failure of a chip even though stand-alone ESD structures work well. On the other hand, the inevitable parasitic effects from the ESD protection units can influence circuit performance dramatically. Typical ESD-to-circuit impacts include ESD-induced RC delay and extra noises. These interactions become intolerable to RF ICs and other VDSM chips. It is therefore desirable to explore novel compact ESD protection solution for advanced IC chips. For example, one study <sup>[38]</sup> showed up to 30% performance degradation of a high-speed Op Amp circuit in 0.18 µm technology when using conventional NMOS ESD protection, while using compact ESD structure can recover such performance degradation by 80% as indicated in *Table 2.* Another study <sup>[59]</sup> demonstrated that using a big NMOS ESD structure increased the noise figure of a high-performance LNA by 4.5%, which was reduced to a mere 0.6% when an improved ESD protection structure was adopted, as shown in *Table 3*, without suffering ESD performance.

| Parameters       | Original | ESD1         | ESD2          | ESD3  |
|------------------|----------|--------------|---------------|-------|
| $f_T(MHz)$       | 126.3    | -31.75%      | -11.16%       | -6.1% |
|                  |          | <b>→</b> +64 |               |       |
|                  |          | <b>)</b>     | +80.86%       | t     |
| $f_{-3dB}$ (KHz) | 40.6     | -7.4%        | -2%           | -2%   |
|                  |          | ➡ +83        | .78% <b>J</b> |       |
|                  |          | •            | +83.78%       | t     |
| Slew rate        | 115.7    | -30.34%      | -7%           | -5.5% |
| (V/us)           |          | → +76        | .93% <b>J</b> |       |
|                  |          | •            | +81.87%       | t     |
| t <sub>set</sub> | 9.38     | -39.55%      | -9.59%        | -8%   |
| (nS, 1%)         |          |              | .98% <b>J</b> |       |
|                  |          | •            | +79.77%       | t     |

*Table 2* an Op Amp circuit degradation due to  $C_{ESD}$  loads

| Table 3 | An | LNA | noise | figures | vs | different | ESD | devices |
|---------|----|-----|-------|---------|----|-----------|-----|---------|
|         |    |     |       | 0       |    |           |     |         |

| ESD Structures        | LNA NF (dB) |
|-----------------------|-------------|
| None                  | 1.54        |
| ESDa (GGNMOS)         | 1.61        |
| ESDb (dual-direction) | 1.55        |

# 10 Future Work

It is extremely important to realize that ESD protection design takes a system approach to address the complex multiple-level coupling issues. It is equally critical to recognize that ESD protection design is not portable even within the same technology. Mixed-mode ESD simulation, though still not perfect and time consuming, should be used in advanced ESD protection design. To achieve full ESD design prediction, much research efforts are expected in such areas as, accurate high-current ESD device modeling, geometry-sensitive ESD device modeling, 3D ESD simulation, as well as whole chip level ESD design synthesis, simulation and verification.

### 11 Summary

In summary, this review discusses the state of knowledge of on-chip ESD protection circuit design for ICs. The discussion covers critical issues in ESD design, such as, ESD test models, ESD failure mechanism, ESD protection structures, ESD device modeling, ESD simulation, ESD layout issues, and ESD influences on circuit functionality, etc. This review serves to provide practical IC designers with a thorough and heady reference in handling the complex ESD protection design tasks.

### Reference:

- R. Merril and E. Issaq, "ESD Design Methodology", *Proc.* 15<sup>th</sup> EOS/ESD Symp., pp. 233-237, 1993.
- [2] T. J. Green and W. K. Denson, "Review of EOS/ESD Field Failures in Military Equipment", *Proc. 10<sup>th</sup> EOS/ESD Symp.*, pp. 7-14, 1988.
- [3] C. Diaz and S. M. Kang, *Modeling of Electrical Overstress in Integrated Circuits*, Kluwer Academic Publishers, 1994.
- [4] A. Amerasekera and C. Duvvury, *ESD in Silicon Integrated Circuits*, Wiley, New York, 1995.
- [5] S. Dabral and T. Maloney, *Basic ESD and I/O Design*, Wiley, New York, 1998.
- [6] Sections: Modeling & simulation and Design, *The International Technology Roadmap For Semiconductors*, SIA, 1999.
- [7] *MIL-STD-883C*, 3015.7, notice 8, "Military Standard for Test Methods and Procedures for Microelectronics: ESD Sensitivity Classification", 1989.
- [8] The EOS/ESD Association, *EOS/ESD Std. S5.1*, 1993.
- [9] *EIAJ-standard, IC-121-1988*, "Testing Method 20: Electrostatic Destructive Test, Electrostatic Discharge, ESD", 1988.
- [10] The EOS/ESD Association, EOS/ESD Std. S5.2, 1994.
- [11] The EOS/ESD Association, *EOS/ESD Std. S5.3*, 1996.
- [12] P. R. Bosshard, R. G. Chemelli and B. A. Unger, "ESD Damage from Triboelectrically Charged IC Pins", *Proc. 2<sup>nd</sup> EOS/ESD Symp.*, pp. 17-22, 1980.
- [13] R. Renninger, "Mechanisms of Charged Device Model Electrostatic Discharge", Proc. 13<sup>th</sup> EOS/ESD Symp., pp.127-143, 1991.
- [14] The Int'l Electrotechnical Commission, IEC 1000-4-2, 1995.
- [15] N Khurana, T. Maloney and W. Yeh, "ESD on CHMOS Devices-Equivalent Circuits, Physical

Models and Failure Mechanisms", *Proc.* 23<sup>rd</sup> *IRPS*, pp. 49-54, 1985.

- [16] S. Dabral, R. Aslett and T. Maloney, "Core clamps for low voltage technologies", *Proc. EOS/ESD Symp.*, pp. 141-148, 1994.
- [17] T. Maloney and S. Dabral, "Novel clamp circuit for IC power supply protection", *Proc. EOS/ESD Symp.*, pp. 1, 1995.
- [18] S. Voldman, G. Gerosa, V. Gross, N. Dickson, S. Furkay and J. Slinkman, "Analysis of snubber-clamped diode-string mixed voltage interface ESD protection network for advanced microprocessors", J. Electrostatics, 38, pp.3-31, Elsevier, 1996.
- [19] C. Duvvury, R. Rountree and L. White, "A summary of most effective electrostatic protection circuits for MOS memories and their observed failure modes", *Proc. EOS/ESD Symp.*, pp. 181-184, 1983.
- [20] L. De Chiaro, "Input ESD protection network for fineline NMOS effects of stressing waveform and circuit layout", *Proc.* 24<sup>th</sup> IRPS, pp. 206-214, 1986.
- [21] D. Wilson, H. Domingos and M. Hassan, "Electrical overstress in nMOS silicided devices", *Proc. EOS/ESD Symp.*, pp. 265-273, 1987.
- [22] M. Jaffe and P. Cottrell, "Electrostatic discharge protection in a 4Mbit DRAM", *Proc. EOS/ESD Symp.*, pp. 218, 1990.
- [23] L. Avery, "Using SCR's as transient protection structures in ICs", Proc. EOS/ESD Symp., pp. 177-180, 1983.
- [24] A. Chatterjee and T. Polgreen, "A low voltage triggering SCR for on-chip ESD protection at output and input pads", *IEEE Elec. Dev. Lett.*, *EDL-12*, pp. 21-22, 1991.
- [25] C. Duvvury and A. Amerasekera, "Advanced CMOS protection device trigger mechanisms during CDM", *Proc. EOS/ESD Symp.*, pp. 162, 1995.
- [26] R. Rountree and C. Hutchins, "NMOS protection circuitry", *IEEE Trans. Elec. Dev.*, *ED-32*, pp. 910-917, 1985.
- [27] C. Duvvury, T. Taylor, J. Lindgren and S. Kumar, "Input protection design for overall chip reliability", *Proc. EOS/ESD Symp.*, pp. 190-198, 1989.
- [28] T. Hulett, "On chip protection of high density NMOS devices", Proc. EOS/ESD Symp., pp. 90, 1981.

- [29] A. Wang, and C. Tsay, "A Novel Design Methodology Using Simulation for on-chip ESD Protection for Integrated Circuits", in Proc. of IEEE 5<sup>th</sup> ICSICT, pp.509-512, 1998.
- [30] A. Wang, C. Tsay, and P. Deane, "A Study of NMOS Behaviors Under ESD Stress: Simulation And Characterization", *Microelectronics Reliability*, 38, Elsevier, pp.1183-1186, 1998.
- [31] A. Wang and C. Tsay, "On a Dual-Direction on-Chip Electrostatic Discharge Protection Structure", in press, *IEEE Trans. on Elec. Dev.*, *Vol. 48, No. 4*, April 2001.
- [32] Albert Wang, "A New Design for Complete On-Chip ESD Protection", *Proc. IEEE Custom Integrated Circuits Conf.*, pp. 87-90, May 2000.
- [33] H. G. Feng, K. Gong and A. Wang, "An ESD Protection Circuit for Mixed-Signal ICs", to appear, Proc. *IEEE CICC*, May 2001.
- [34] R. Merrill and E. Issaw, "ESD design methodology", Proc. EOS/ESD Symp., pp. 233, 1993.
- [35] A. Amerasekera, W. van den Abeelen, L. van Roozendaal, M. Hannemann and P. Schofield, "ESD Failure Modes: Characteristics, Mechanisms and Process Influences", *IEEE Trans. Elec. Dev. Vol. 39, No. 2*, pp. 430-436, 1992.
- [36] G. Notermans, "On the use of N-well Resistors for Uniform Triggering of ESD Protection Elements", *Proc. EOS/ESD Symp.*, pp. 221-229, 1997.
- [37] H. G. Feng, K. Gong, R. Y. Zhan and A. Wang, "A Pad-Oriented Novel Electrostatic Discharge Protection Structure For Mixed-Signal ICs", submitted to WSES CSCC 2001.
- [38] H. G. Feng, K. Gong and A. Wang, "A Comparison Study of ESD Protection for RFIC's: Performance vs. Parasitics", *Procf IEEE RF IC Symp.*, pp235-238, 2000.
- [39] H. G. Feng, K. Gong and A. Wang, "ESD Protection Design using copper interconnects: more robustness and less parasitics", SRC Publication: 2000 Publications in Copper Design Challenge, Pub. P000375, 17-Mar-2000.
- [40] K. Gong, H. G. Feng and A. Wang, " On Impacts Of ESD Protection Structure On Circuit Performance In Aluminum And Copper

Interconnects", *Proc. IEEE 1<sup>st</sup> EIT Conf.*, paper 106-3, 2000.

- [41] H. G. Feng, K. Gong and A. Wang, " A New Integrated Metal-Semiconductor Simulation Methodology for On-Chip Electrostatic Discharge Protection Design Optimization ", *Proc. IEEE/IFIP WCC'2000 & ICDA*, p81 – 85, 2000.
- [42] V. Dwyer, A. Franklin and D. Campbell, "Thermal Failure in Semiconductor Devices", *Solid State Electronics, Vol. 33*, pp.553-560, May 1990.
- [43] D. Wunsch and R. Bell, "Determination of threshold failure levels of semiconductor diodes and transistors due to pulse power voltages", *IEEE Trans. Nuclear Sci., Vol. 15*, pp. 244-259, 1968.
- [44] D. Tasca, "Pulse power failure modes in semiconductors", *IEEE Trans. Nuclear Sci.*, *Vol. 17*, pp. 346-372, 1970.
- [45] M. Ash, "Semiconductor junction non-linear failure power threshold: Wunsch-Bell revised", *Proc. EOS/ESD Symp.*, pp. 122-127, 1983.
- [46] S. Selberherr, Analysis and Simulation of Semiconductor Devices, New York, Springer-Verlag, 1984.
- [47] H. Schafft, "Second breakdown a comprehensive review", Proc. IEEE, Vol. 55, pp. 1272-1285, August 1967.
- [48] R. Sunshine and M. Lampert, "Secondbreakdown phenomena in avalanching siliconon-sapphire diodes", *IEEE Trans. Electron Dev., Vol. ED-19*, pp. 873-885, July 1972.
- [49] R. Wachutka, "Rigorous thermodynamic treatment of heat generation and conduction in semiconductor device modeling", *IEEE Trans. CAD, Vol. 9*, pp. 1141-1149, November 1990.
- [50] A. Chatterjee, T. Polgreen and A. Amerasekera, "Design and Simulation of A 4kV ESD Protection Circuit for A 0.8 μm BiCMOS Process", *IEDM Tech. Dig.*, pp. 913-916, 1991.
- [51] K. Mayaram, J. H. Chern, L. Arledge and P. Yang, "Electrothermal Simulation Tools for Analysis and Design of ESD Protection Devices", *IEDM Tech. Dig.*, pp. 909-912, 1991.
- [52] A. Amerasekera, A. Chatterjee and M. C. Chang, "Prediction of ESD Robustness in A Process Using 2D Device Simulations", in *Proc. IRPS*, pp. 161-167, 1993.
- [53] C. Diaz, C. Duvvury and S. M. Kang, "Studies of EOS Susceptibility in 0.6 μm nMOS ESD

I/O Protection Structures", in *Proc.* 15<sup>th</sup> *EOS/ESD Sypm.*, pp. 83-91, 1993.

- [54] S. H. Voldman, S. S. Furkay and J. R. Slinkman, "3D Transient Electrothermal Simulation of ESD Protection Circuits", in *Proc. 16<sup>th</sup> EOS/ESD Symp.*, pp. 246-256, 1994.
- [55] C. Diaz and S. M. Kang, *Modeling of Electrical Overstress in Integrated Circuits*, Kluwer Academic Publishers, 1994.
- [56] S. Ramaswamy and S. M. Kang, "iETSIM Version 2.0 Users Manual", *Tech. Rep., U. of Illinois at Urbana-Champaign*, 1996.
- [57] C. Diaz, S. M. Kang and C. Duvvury, "Circuit-Level Electricalthermal Simulation of Electrical Overstress Failures in Advanced MOS I/O Protection Devices", *IEEE Trans. on CAD*, vol. 13, no. 4, pp. 482-493, 1994.

- [58] A. Wang, *et al*, "A Low-Triggering Circuitry for Dual-Direction *ESD* Protection", *Proc. IEEE CICC*, pp 139-142, 1999.
- [59] H. G. Feng, K. Gong, R. Y. Zhan and A. Wang, "ESD-Induced Circuit Performance Degradation in RFICs", *Internal Research Report*, Illinois Institute of Technology, Feb, 2001.
- [60] A. Z. Wang, et al, "A Compact Square-Cell ESD Structure For BiCMOS IC", Proc. IEEE BCTM, pp. 46-49, 1999.
- [61] S. Voldman, *et al*, "Electrostatic discharge protection in SOI technology", *Proc. IEEE Int'l SOI Conf.*, pp. 68-71, 1999.